## Chegg Study Textbook Solutions Expert Q&A Study Pack Practice



Find solutions for your homework

Search

home / study / engineering / computer science / computer science questions and answers / you are to design an instruction set architecture (isa) f...

## Question: You are to design an instruction set architecture (ISA) for a ne...

(2 bookmarks)

**■** 0

Was this answer helpful?

0 🖓

You are to design an instruction set architecture (ISA) for a new 16-bit microprocessor (µP). Your ISA is to be designed using RISC design principles, with the primary design goals being low cost and a minimal number of clock cycles per instruction. Following are the requirements for your ISA.

1. Provide the following information about your ISA:

corresponding assembly language implementation.

- a. List and describe the roles of the user-programmable registers.
- b. List and describe the different instruction formats used.
- c. For each instruction in your instruction set, list the following:
- d. Assembly language for each form of the instruction mnemonic and operands
- e. Machine language for each form of the instruction: instruction code format, op-code, and operand
- f. Justification for including each form of the instruction in your ISA
- 2. For each C construct listed in item 6 above, provide an example showing how the construct would be "compiled", i.e. implemented with your instruction set, by writing an example of the C construct and the

View comments (1) >

## **Expert Answer**



Anonymous answered this

21 answers

#### Answer:

#### Introduction:

MIPS is a reduced instructions set computer (RISC) architecture. It is one of the first RISC Instruction set architectures. MIPS is an acronym for "Microprocessor without interlocked pipeline stages". It was developed by a team led by John Hennessey at Stanford University. MIPSnimplementations are primarily used in embedded systems such as Windows CE devices, routers, residential gateways, and video game consoles such as the Sony PlayStation 2 and PlayStation Portable. Until late 2006, they were also used in many of SGI's computer products. MIPS implementations were also used by Digital Equipment Corporation, NEC, Pyramid Technology, Siemens Nixdorf, Tandem Computers and others during the late 1980s and 1990s. Since MIPS is a RISC computer it employs less number of transistors and hence decreases the transistor count. Pipelining is thus heavily employed to make use of extra available space on the chip to improve code execution performance. MIPS was defined to be a 32 bit architecture called MIPS32. Later Revisions of this architecture is 64 bit in size and hence called MIPS64.

#### MIPS-16 INSTRUCTION SET

| Sr.<br>No. | Mnemonic<br>Instruction | Format              | Description                                                                         |
|------------|-------------------------|---------------------|-------------------------------------------------------------------------------------|
| 1          | ADD                     | ADD Rs1,<br>Rs2 ,Rd | Adds Rs1 and Rs2 and stores the sum in Rd ignoring carry.                           |
| 2          | ADC                     | ADC Rs1,<br>Rs2 ,Rd | Adds Rs1 and Rs2 and stores the sum in Rd with previous carry.                      |
| 3          | SUB                     | SUB Rs1,<br>Rs2 ,Rd | Subtracts Rs2 from Rs1 and stores the difference in Rd ignoring the previous borrow |
| 4          | SBB                     | SUB Rs1,<br>Rs2 ,Rd | Subtracts Rs2 from Rs1and stores the difference in Rd with the previous borrow.     |
| 5          | AND                     | AND Rs1,<br>Rs2 ,Rd | Performs Bitwise AND of Rs1 and Rs2 and stores the result in Rd                     |
| 6          | OR                      | OR Rs1,<br>Rs2 ,Rd  | Performs Bitwise OR of Rs1 and Rs2 and stores the result in Rd                      |
| 7          | XOR                     | XOR Rs1,<br>Rs2 ,Rd | Performs Bitwise XOR of Rs1 and Rs2 and stores the result in Rd                     |
| 8          | NOT                     | NOT Rs1<br>,Rd      | Performs Complement of Rs1 and stores the result in Rd                              |
| 9          | SHIFTL                  | SHIFTL              | Shifts Rs1 by one place to the left and store it                                    |

## Post a question

Answers from our experts for your tough homework questions

Enter question

### Continue to post

20 questions remaining



### Snap a photo from your phone to post a question

We'll send you a one-time download

888-888-888

Text me

By providing your phone number, you agree to receive a one-tim automated text message with a link to get the app. Standard messaging rates may apply.

## My Textbook Solutions







Operating.

Fundament... 4th Edition

Contempor...

2nd Edition

View all solutions

# **Chegg** Study Textbook Solutions Expert Q&A Study Pack Practice



|    |       | K21 ,KU                     | KIII K                                                                                         |
|----|-------|-----------------------------|------------------------------------------------------------------------------------------------|
| 11 | ADDI  | ADDI Rs1<br>,Rd,#5-bit      | Adds a 5-bit unsigned value to Rs1 and stores the sum in R                                     |
| 12 | SUBI  | SUBI Rs1<br>,Rd,#5-bit      | Subtracts a 5-bit unsigned value from Rs1 and stores the difference in Rd                      |
| 13 | MOV   | MOV Rs1<br>,Rd              | Copies Rs1 to Rd                                                                               |
| 14 | MVIH  | MVIH<br>Rd,#8-bit           | Copies immediate value into higher byte of Rd                                                  |
| 15 | MVIL  | MVIL Rd<br>,#8-bit          | Copies immediate value into lower byte of Rd                                                   |
| 16 | LDIDR | LDIDR<br>Rs1<br>,Rd,#5-bit  | Loads Rd with a nibble at address given by [Rs1 +5 bit immediate value]                        |
| 17 | STIDR | STIDR Rs1<br>,Rd,#5-bit     | Stores Rd with a nibble at address given by [Rs1 +5 bit immediate value]                       |
| 18 | LDIDX | LDIDX<br>Rs1, Rs2<br>,Rd    | Loads Rd with a nibble at address given by [Rs1 + Rs2]                                         |
| 19 | STIDX | STIDX<br>Rs1, Rs2<br>,Rd    | Stores Rd with a nibble at address given by [Rs1 + Rs2                                         |
| 20 | JMP   | JMP #11-<br>bit             | Unconditional jump to address offset by 11 bit signed value from current PC value              |
| 21 | JMPI  | JMPI Rd<br>,#15             | Unconditional jump to address offset by 5 bit signed value added to R                          |
| 22 | JGEO  | JGEO Rs1<br>,Rs2,#5-<br>bit | Conditional Jump to PC + 5 bit signed offset if<br>Rs1 is greater than or equal to Rs2         |
| 23 | JLEO  | JLEO Rs1<br>,Rs2,#5-<br>bit | Conditional Jump to PC + 5 bit signed offset if<br>Rs1 is less than or equal to Rs2            |
| 24 | JCO   | JCO #5-<br>bit              | Conditional Jump to PC + 5 bit signed offset if carry is set                                   |
| 25 | JEO   | JEO Rs1<br>,Rs2,#5-<br>bit  | Conditional Jump to PC + 5 bit signed offset if<br>Rs1 equals to Rs2                           |
| 26 | PUSH  | PUSH Rs1                    | Push Rs1 to the stack top and update stack top                                                 |
| 27 | POP   | POP Rd                      | Pop from the stack top and store the value to Rd and update stack top                          |
| 28 | CALL  | CALL Rs1                    | Calls a subroutine located at [Rs1]. Return address is pushed onto stack                       |
| 29 | JAL   | JAL #11-<br>bit             | Calls a subroutine located at [PC + 11 bit signed offset].Return address is pushed onto stack. |
| 30 | MOVSP | MOVSP<br>Rs1                | Copies value at Rs1 to stack pointer SP                                                        |
| 31 | RET   | RET                         | Return from a function. Return address is popped from the stack                                |
| 32 | STC   | STC                         | Set the carry flag                                                                             |
| 33 | NOP   | NOP                         | No operation. Idle machine cycle should be executed                                            |
| 34 | HLT   | HLT                         | Halts the processor.                                                                           |
| 35 | RST   | RST                         | Resets the processor                                                                           |
| 36 | IE    | IE                          | Enables the interrupt                                                                          |
|    |       | 1                           |                                                                                                |